《電子技術(shù)應(yīng)用》
您所在的位置:首頁(yè) > 模擬設(shè)計(jì) > 解決方案 > ADIADN2812評(píng)估板參考設(shè)計(jì)方案

ADIADN2812評(píng)估板參考設(shè)計(jì)方案

2012-11-02

ADN2812是ADI公司生產(chǎn)的一款具有量化接收機(jī)功能,信號(hào)電平檢測(cè)、時(shí)鐘和數(shù)據(jù)恢復(fù)功能,連續(xù)數(shù)據(jù)率從12.3Mb/s到2.7Gb/s。ADN2812芯片在沒(méi)有外部基準(zhǔn)時(shí)鐘或編程的情況下,自動(dòng)鎖存所有數(shù)據(jù)速率。滿(mǎn)足所有光纖網(wǎng)絡(luò)抖動(dòng),包括抖動(dòng)轉(zhuǎn)移、抖動(dòng)生成和抖動(dòng)公差。本文主要介紹ADN2812的主要特性、方框圖及其應(yīng)用。同時(shí)介紹EVAL-ADN2812EB評(píng)估板、電路圖、材料清單和PCB Layout圖。

The ADN2812 provides the receiver functions of quantization, signal level detect, and clock and data recovery for continuous data rates from 12.3 Mb/s to 2.7 Gb/s. The ADN2812 auto-matically locks to all data rates without the need for an external reference clock or programming. All SONET jitter requirements are met, including jitter transfer, jitter generation, and jitter tolerance. All specifications are quoted for −40℃ to +85℃ ambient temperature, unless otherwise noted.

This device, together with a PIN diode and a TIA preamplifier, can implement a highly integrated, low cost, low power fiber optic receiver.

The receiver front end, loss of signal (LOS) detector circuit indicates when the input signal level has fallen below a user-adjustable threshold. The LOS detect circuit has hysteresis to prevent chatter at the output.

The ADN2812 is available in a compact 5 mm × 5 mm 32-lead lead frame chip scale package (LFCSP).

ADN2812主要特性:

Serial data input: 12.3 Mb/s to 2.7 Gb/s

Exceeds SONET requirements for jitter transfer/ generation/tolerance

Quantizer sensitivity: 6 mV typical

Adjustable slice level: ±100 mV

Patented clock recovery architecture

Loss of signal (LOS) detect range: 3 mV to 15 mV

Independent slice level adjust and LOS detector

No reference clock required

Loss of lock indicator

I2C interface to access optional features

Single-supply operation: 3.3 V

Low power: 750 mW typical

5 mm × 5 mm 32-lead LFCSP

ADN2812應(yīng)用:

SONET OC-1/OC-3/OC-12/OC-48 and all associated FEC rates

Fibre Channel, 2× Fibre Channel, GbE, HDTV

WDM transponders

Regenerators/repeaters

Test equipment

Broadband cross-connects and routers


圖1. ADN2812方框圖

EVAL-ADN2812EB介紹:

This application note describes the use of the EVAL-ADN2812EB. The ADN2812 is a continuous rate clockrecovery, data-retiming device based on a multiloop PLL architecture. The ADN2812 can automatically lock to any data rate from 10 Mbps to 2.7 Gbps, recover the clock, and retime the data without programming and without the need for an external reference clock as an acquisition aid. An I2C“ interface is available to access special features of the ADN2812; however, it is not required for normal operation.

The EVAL-ADN2812EB is fabricated using standard FR-4 materials. All high speed differential signal traces are matched to within 3 mils length and maintain a 50 characteristic impedance to preserve signal integrity.

EVAL-ADN2812EB電路圖:


圖2. EVAL-ADN2812EB電路圖

EVAL-ADN2812EB材料清單:


PCB Layout圖:

 


本站內(nèi)容除特別聲明的原創(chuàng)文章之外,轉(zhuǎn)載內(nèi)容只為傳遞更多信息,并不代表本網(wǎng)站贊同其觀點(diǎn)。轉(zhuǎn)載的所有的文章、圖片、音/視頻文件等資料的版權(quán)歸版權(quán)所有權(quán)人所有。本站采用的非本站原創(chuàng)文章及圖片等內(nèi)容無(wú)法一一聯(lián)系確認(rèn)版權(quán)者。如涉及作品內(nèi)容、版權(quán)和其它問(wèn)題,請(qǐng)及時(shí)通過(guò)電子郵件或電話(huà)通知我們,以便迅速采取適當(dāng)措施,避免給雙方造成不必要的經(jīng)濟(jì)損失。聯(lián)系電話(huà):010-82306118;郵箱:aet@chinaaet.com。
主站蜘蛛池模板: 99视频精品全部在线观看| 国产国语对白露脸| 一级性生活毛片| 日本人妻丰满熟妇久久久久久| 亚洲va国产va天堂va久久| 精品爆乳一区二区三区无码AV | 精品人妻久久久久久888| 国产精品亚洲精品日韩已满| 中文字幕乱码一区二区免费| 日韩亚洲欧美综合| 亚洲av无码一区二区三区鸳鸯影院 | 一本伊大人香蕉高清在线观看 | 国产v亚洲v天堂无码| 黄色一级大片儿| 夜夜高潮夜夜爽夜夜爱爱| 久久国产精品免费观看| 最近免费中文字幕mv在线电影 | 精品特级一级毛片免费观看| 国产一区二区精品久久岳√| 2018天天操| 少妇一晚三次一区二区三区| 中文字幕福利片| 日本3p视频在线看高清| 亚洲国产精品一区二区第四页| 精品国产午夜理论片不卡| 国产婷婷色一区二区三区| 天堂资源bt种子在线| 一二三四在线播放免费视频中国 | 曰本视频网络www色| 亚洲综合色7777情网站777| 男女高潮又爽又黄又无遮挡| 六月丁香婷婷天天在线| 鲁大师成人一区二区三区| 国产超碰人人模人人爽人人喊| 中国美女一级看片| 日韩高清国产一区在线| 亚洲av无码电影网| 欧洲成人爽视频在线观看| 亚洲丶国产丶欧美一区二区三区| 波多野结衣的av一区二区三区| 免费在线视频a|