《電子技術應用》
您所在的位置:首頁 > 其他 > 設計應用 > Lattice LatticeECP3 Versa PCIe和網絡開發方案
Lattice LatticeECP3 Versa PCIe和網絡開發方案
摘要: Lattice公司的LatticeECP3Versa評估板使設計者能評價和實驗LatticeECP3現場可編門陣列,而LatticeECP3系列可提供高性能的特性如增強DSP架構,高速SERDES和FPGA中高速源同步接口,這些特性使得LatticeECP3系列非常適合用在量大高速低成本的產品如工業網絡,工廠自動化,計算,醫療設備,國防和消費類電子.本文介紹了LatticeECP3主要特性,LatticeECP3-35簡化方框圖和LatticeECP3Versa評估板主要特性,方框圖,電路圖,材料清單和元件布局圖.
Abstract:
Key words :

Lattice公司的LatticeECP3 Versa評估板" title="評估板">評估板使設計者能評價和實驗LatticeECP3現場可編門陣列,而LatticeECP3系列可提供高性能的特性如增強DSP架構,高速SERDES和FPGA中高速源同步接口,這些特性使得LatticeECP3系列非常適合用在量大高速低成本的產品如工業網絡" title="工業網絡">工業網絡,工廠自動化" title="工廠自動化">工廠自動化,計算,醫療設備,國防和消費類電子" title="消費類電子">消費類電子.本文介紹了LatticeECP3主要特性" title="主要特性">主要特性, LatticeECP3-35簡化方框圖和LatticeECP3 Versa 評估板主要特性,方框圖,電路圖,材料清單和元件布局圖.

The LatticeECP3™ (EConomy Plus Third generation) family of FPGA devices is optimized to deliver high performance features such as an enhanced DSP architecture, high speed SERDES and high speed source synchronous interfaces in an economical FPGA fabric. This combination is achieved through advances in device architecture and the use of 65nm technology making the devices suitable for high-volume, high-speed, low-cost applications. The LatticeECP3 device family expands look-up-table (LUT) capacity to 149K logic elements and supports up to 586 user I/Os. The LatticeECP3 device family also offers up to 320 18x18 multipliers and a wide range of parallel I/O standards. The LatticeECP3 FPGA fabric is optimized with high performance and low cost in mind. The LatticeECP3 devices utilize reconfigurable SRAM logic technology and provide popular building blocks such as LUT-based logic, distrib-uted and embedded memory, Phase Locked Loops (PLLs), Delay Locked Loops (DLLs), pre-engineered source synchronous I/O support, enhanced sysDSP slices and advanced configuration support, including encryption and dual-boot capabilities. The pre-engineered source synchronous logic implemented in the LatticeECP3 device family supports a broad range of interface standards, including DDR3, XGMII and 7:1 LVDS. The LatticeECP3 device family also features high speed SERDES with dedicated PCS functions. High jitter toler-ance and low transmit jitter allow the SERDES plus PCS blocks to be configured to support an array of popular data protocols including PCI Express, SMPTE, Ethernet (XAUI, GbE, and SGMII) and CPRI. Transmit Pre-empha-sis and Receive Equalization settings make the SERDES suitable for transmission and reception over various forms of media. The LatticeECP3 devices also provide flexible, reliable and secure configuration options, such as dual-boot capa-bility, bit-stream encryption, and TransFR field upgrade features. The Lattice Diamond™ and ispLEVER® design software allows large complex designs to be efficiently imple-mented using the LatticeECP3 FPGA family. Synthesis library support for LatticeECP3 is available for popular logic synthesis tools. Diamond and ispLEVER tools use the synthesis tool output along with the constraints from its floor planning tools to place and route the design in the LatticeECP3 device. The tools extract the timing from the routing and back-annotate it into the design for timing verification. Lattice provides many pre-engineered IP (Intellectual Property) modules for the LatticeECP3 family. By using these configurable soft core IPs as standardized blocks, designers are free to concentrate on the unique aspects of their design, increasing their productivity.

Each LatticeECP3 device contains an array of logic blocks surrounded by Programmable I/O Cells (PIC). Interspersed between the rows of logic blocks are rows of sysMEM™ Embedded Block RAM (EBR) and rows of sys- DSP™ Digital Signal Processing slices, as shown in Figure 2-1. The LatticeECP3-150 has four rows of DSP slices; all other LatticeECP3 devices have two rows of DSP slices. In addition, the LatticeECP3 family contains SERDES Quads on the bottom of the device. There are two kinds of logic blocks, the Programmable Functional Unit (PFU) and Programmable Functional Unit without RAM (PFF). The PFU contains the building blocks for logic, arithmetic, RAM and ROM functions. The PFF block contains building blocks for logic, arithmetic and ROM functions. Both PFU and PFF blocks are optimized for flexibility, allowing complex designs to be implemented quickly and efficiently. Logic Blocks are arranged in a twodimensional array. Only one type of block is used per row. The LatticeECP3 devices contain one or more rows of sysMEM EBR blocks. sysMEM EBRs are large, dedicated 18Kbit fast memory blocks. Each sysMEM block can be configured in a variety of depths and widths as RAM or ROM. In addition, LatticeECP3 devices contain up to two rows of DSP slices. Each DSP slice has multipliers and adder/accumulators, which are the building blocks for complex signal processing capabilities. The LatticeECP3 devices feature up to 16 embedded 3.2Gbps SERDES (Serializer / Deserializer) channels. Each SERDES channel contains independent 8b/10b encoding / decoding, polarity adjust and elastic buffer logic. Each group of four SERDES channels, along with its Physical Coding Sub-layer (PCS) block, creates a quad. The functionality of the SERDES/PCS quads can be controlled by memory cells set during device configuration or by registers that are addressable during device operation. The registers in every quad can be programmed via the SERDES Client Interface (SCI). These quads (up to four) are located at the bottom of the devices. Each PIC block encompasses two PIOs (PIO pairs) with their respective sysI/O buffers. The sysI/O buffers of the LatticeECP3 devices are arranged in seven banks, allowing the implementation of a wide variety of I/O standards. In addition, a separate I/O bank is provided for the programming interfaces. 50% of the PIO pairs on the left and right edges of the device can be configured as LVDS transmit/receive pairs. The PIC logic also includes pre-engineered support to aid in the implementation of high speed source synchronous standards such as XGMII, 7:1 LVDS, along with memory interfaces including DDR3. Other blocks provided include PLLs, DLLs and configuration functions. The LatticeECP3 architecture provides two Delay Locked Loops (DLLs) and up to ten Phase Locked Loops (PLLs). The PLL and DLL blocks are located at the end of the EBR/DSP rows. The configuration block that supports features such as configuration bit-stream decryption, transparent updates and dual-boot support is located toward the center of this EBR row. Every device in the LatticeECP3 family supports a sysCONFIG™ port located in the corner between banks one and two, which allows for serial or parallel device configuration. In addition, every device in the family has a JTAG port. This family also provides an on-chip oscillator and soft error detect capability. The LatticeECP3 devices use 1.2V as their core voltage.

LatticeECP3主要特性:

Higher Logic Density for Increased System Integration

• 17K to 149K LUTs

• 133 to 586 I/Os

Embedded SERDES

• 150 Mbps to 3.2 Gbps for Generic 8b10b, 10-bit SERDES, and 8-bit SERDES modes

• Data Rates 230 Mbps to 3.2 Gbps per channel for all other protocols

• Up to 16 channels per device: PCI Express, SONET/SDH, Ethernet (1GbE, SGMII, XAUI), CPRI, SMPTE 3G and Serial RapidIO

sysDSP™

• Fully cascadable slice architecture

• 12 to 160 slices for high performance multiply and accumulate

• Powerful 54-bit ALU operations

• Time Division Multiplexing MAC Sharing

• Rounding and truncation

• Each slice supports

–Half 36x36, two 18x18 or four 9x9 multipliers

–Advanced 18x36 MAC and 18x18 Multiply-Multiply-Accumulate (MMAC) operations

Flexible Memory Resources

• Up to 6.85Mbits sysMEM™ Embedded Block RAM (EBR)

• 36K to 303K bits distributed RAM

sysCLOCK Analog PLLs and DLLs

• Two DLLs and up to ten PLLs per device

Pre-Engineered Source Synchronous I/O

• DDR registers in I/O cells

• Dedicated read/write levelling functionality

• Dedicated gearing logic

• Source synchronous standards support

–ADC/DAC, 7:1 LVDS, XGMII

–High Speed ADC/DAC devices

• Dedicated DDR/DDR2/DDR3 memory with DQS support

• Optional Inter-Symbol Interference (ISI) ? correction on outputs

Programmable sysI/O™ Buffer Supports Wide Range of Interfaces

• On-chip termination

• Optional equalization filter on inputs

• LVTTL and LVCMOS 33/25/18/15/12

• SSTL 33/25/18/15 I, II

• HSTL15 I and HSTL18 I, II

• PCI and Differential HSTL, SSTL

• LVDS, Bus-LVDS, LVPECL, RSDS, MLVDS

Flexible Device Configuration

• Dedicated bank for configuration I/Os

• SPI boot flash interface

• Dual-boot images supported

• Slave SPI

• TransFR™ I/O for simple field updates

• Soft Error Detect embedded macro

System Level Support

• IEEE 1149.1 and IEEE 1532 compliant

• Reveal Logic Analyzer

• ORCAstra FPGA configuration utility

• On-chip oscillator for initialization & general use

• 1.2V core power supply

LatticeECP3系列產品選擇表:


圖1.LatticeECP3-35簡化方框圖(頂視圖)

LatticeECP3 Versa 評估板

The LatticeECP3™ Versa Evaluation Board allows designers to investigate and experiment with the features of the LatticeECP3 Field-Programmable Gate Array. The features of the LatticeECP3 Versa Evaluation Board can assist engineers with rapid prototyping and testing of their specific designs. The LatticeECP3 Versa Evaluation Board is part of the LatticeECP3 Versa Development Kit. The guide is intended to be referenced in conjunction with demo user’s guides to demonstrate the LatticeECP3 FPGA.
 
圖2.LatticeECP3 Versa 評估板外形圖

LatticeECP3 Versa 評估板主要特性:

• Half-length PCI Express form-factor

– Allows demonstration of PCI Express x1 interconnection

• Electrical testing of one full-duplex SERDES channel via SMA connections

• USB-B connection for UART and device programming

• Two RJ45 interfaces to 10/100/1000 Ethernet to GMII

• On-board Boot Flash – 64M Serial SPI Flash

• DDR3-1333 memory components (64Mb/x16)

• Expansion mezzanine interconnection for prototyping

• 14-segment alpha-numeric display

• Switches, LEDs and displays for demo purposes

• ispVM™ programming support

• On-board reference clock sources


圖3.LatticeECP3 Versa評估板方框圖

圖4.LatticeECP3 Versa評估板電路圖(1)

圖5.LatticeECP3 Versa評估板電路圖(2)

圖6.LatticeECP3 Versa評估板電路圖(3)

圖7.LatticeECP3 Versa評估板電路圖(4)

圖8.LatticeECP3 Versa評估板電路圖(5)

圖9.LatticeECP3 Versa評估板電路圖(6)

圖10.LatticeECP3 Versa評估板電路圖(7)

圖11.LatticeECP3 Versa評估板電路圖(8)

圖12LatticeECP3 Versa評估板電路圖(9)

圖13.LatticeECP3 Versa評估板元件布局圖
LatticeECP3 Versa評估板材料清單(BOM):





詳情請見:
http://www.latticesemi.com/documents/ds1021ea.pdf

http://www.latticesemi.com/documents/EB62.pdf



此內容為AET網站原創,未經授權禁止轉載。
亚洲一区二区欧美_亚洲丝袜一区_99re亚洲国产精品_日韩亚洲一区二区
国产精品不卡在线| 在线看片成人| 老司机一区二区三区| 午夜精品久久久久久久男人的天堂| 亚洲人成7777| 欧美综合国产精品久久丁香| 亚洲欧美清纯在线制服| 正在播放欧美视频| 99成人在线| 亚洲精品网址在线观看| 亚洲激情在线| 亚洲黄色小视频| 亚洲国产高清在线观看视频| 精品999久久久| 伊人久久久大香线蕉综合直播| 国产日韩一区二区| 国产日韩精品一区二区三区在线| 国产精品一区二区女厕厕| 国产精品入口| 国产麻豆精品theporn| 国产模特精品视频久久久久 | 国产美女精品在线| 国产精品视区| 国产日本欧美在线观看| 国产亚洲成精品久久| 国内精品免费在线观看| 韩国一区二区三区美女美女秀| 好吊色欧美一区二区三区四区| 国产一区二区三区免费观看| 国产一区二三区| 一区二区视频免费在线观看 | 中国成人黄色视屏| 亚洲欧美日韩成人| 欧美综合激情网| 噜噜噜久久亚洲精品国产品小说| 免费观看日韩| 欧美日韩激情小视频| 国产精品观看| 国产人久久人人人人爽| 精品不卡一区二区三区| 91久久精品国产91性色tv| 一本久道久久综合婷婷鲸鱼| 一区二区三区国产在线| 亚洲欧美一区二区原创| 欧美一级大片在线观看| 亚洲欧洲精品一区| 亚洲一区视频| 久久久91精品国产| 欧美激情一区在线| 国产精品你懂的在线欣赏| 国产一区二区三区av电影| 亚洲国产欧美日韩精品| 中日韩男男gay无套 | 欧美伊人精品成人久久综合97| 亚洲国产一区二区a毛片| 中日韩视频在线观看| 欧美在线高清| 欧美精品亚洲二区| 国产亚洲精品久久久久动| 亚洲高清不卡在线观看| 宅男精品视频| 亚洲人成网站777色婷婷| 亚洲欧美日韩另类| 欧美va天堂| 国产精品伊人日日| 91久久极品少妇xxxxⅹ软件| 亚洲伊人一本大道中文字幕| 亚洲国产人成综合网站| 亚洲一区欧美| 免费成人黄色| 国产精品日本一区二区| 91久久精品www人人做人人爽| 亚洲摸下面视频| 亚洲精品少妇网址| 久久精品一区二区三区不卡牛牛| 欧美人与禽猛交乱配| 国产午夜精品一区二区三区欧美| 91久久国产精品91久久性色| 先锋影音国产精品| 亚洲深夜福利网站| 蜜臀va亚洲va欧美va天堂| 国产精品豆花视频| 亚洲人成亚洲人成在线观看| 性欧美1819sex性高清| 亚洲午夜精品久久久久久浪潮| 久久综合激情| 国产毛片精品视频| 一区二区三区四区精品| 亚洲精品激情| 久久久久一本一区二区青青蜜月| 欧美网站在线观看| 亚洲高清视频的网址| 欧美一区亚洲| 香蕉尹人综合在线观看| 欧美日韩精品综合在线| 亚洲国产高清自拍| 亚洲国产毛片完整版| 欧美中文字幕不卡| 国产精品日日做人人爱| 一区二区三区成人| 一区二区三区四区蜜桃| 欧美国产综合视频| 在线观看亚洲a| 亚洲第一福利在线观看| 久久精品一区四区| 国产欧美日韩专区发布| 亚洲欧美国产日韩中文字幕| 亚洲天堂第二页| 欧美日韩国产黄| 亚洲欧洲综合| 亚洲人成绝费网站色www| 久久综合婷婷| 精品51国产黑色丝袜高跟鞋| 久久精品国产一区二区三区免费看| 欧美一区二区视频网站| 国产精品久久久免费| 一二三区精品福利视频| 一区二区国产在线观看| 欧美日韩亚洲精品内裤| 99热免费精品| 亚洲一区二区免费看| 欧美性一二三区| 这里只有精品视频在线| 亚洲欧美日韩另类| 国产精品自拍在线| 小处雏高清一区二区三区| 久久精品国产欧美亚洲人人爽| 国产精品资源| 欧美一区三区二区在线观看| 久久久精品国产免大香伊| 国产一区清纯| 亚洲第一中文字幕| 男人天堂欧美日韩| 亚洲国产一区在线观看| 一区二区不卡在线视频 午夜欧美不卡'| 欧美女同视频| 在线亚洲免费| 欧美一区二区三区在线看 | 亚洲靠逼com| 欧美日韩国产91| 中文日韩欧美| 欧美一乱一性一交一视频| 国产精品亚洲美女av网站| 欧美一级视频免费在线观看| 久久久久久亚洲精品中文字幕| 国一区二区在线观看| 最新高清无码专区| 欧美日韩大片一区二区三区| 一本色道久久综合亚洲精品婷婷 | 国产精品区二区三区日本 | 亚洲一区二区视频| 国产欧美日韩精品专区| 亚洲高清久久| 欧美乱在线观看| 亚洲一区二区黄色| 久久精品中文| 亚洲欧洲综合另类在线| 亚洲欧美日韩另类| 国模精品一区二区三区| 亚洲精品国偷自产在线99热| 欧美日韩一区二区免费在线观看| 亚洲一级片在线观看| 久久久精品欧美丰满| 亚洲伦理在线观看| 性感少妇一区| 亚洲丶国产丶欧美一区二区三区 | 亚洲欧美中日韩| 国内精品久久久久影院色| 亚洲精选视频在线| 欧美性猛交99久久久久99按摩 | 欧美影院成人| 欧美日韩不卡| 欧美影院成年免费版| 欧美日韩国产不卡| 欧美一区影院| 欧美日韩天堂| 久久超碰97中文字幕| 欧美精品一区二| 性欧美激情精品| 欧美日韩福利| 久久精品日韩| 国产精品激情| 亚洲欧洲一区二区在线播放| 国产精品久久久久婷婷| 亚洲日本电影在线| 国产精品亚洲а∨天堂免在线| 亚洲精品老司机| 国产精品无人区| 99精品国产热久久91蜜凸| 国产日韩欧美另类| 中文亚洲视频在线| 一色屋精品视频在线看| 亚洲一区二区三区久久| 伊甸园精品99久久久久久| 午夜精品成人在线视频| 亚洲国产高清视频| 久久久久青草大香线综合精品| 一区二区三区高清不卡| 欧美国产先锋| 亚洲国产成人久久综合|